-
Notifications
You must be signed in to change notification settings - Fork 15
/
Multiplier.srp
33 lines (31 loc) · 1.37 KB
/
Multiplier.srp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
SCUBA, Version Diamond (64-bit) 3.11.0.396.4
Fri Jan 10 19:55:33 2020
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2019 Lattice Semiconductor Corporation, All rights reserved.
Issued command : C:\lscc\diamond\3.11_x64\ispfpga\bin\nt64\scuba.exe -w -n Multiplier -lang verilog -synth lse -bus_exp 7 -bb -arch xo2c00 -type dspmult -simple_portname -pfu_mult -widtha 12 -widthb 12 -widthp 24 -signed -PL_stages 1 -input_reg -output_reg -clk0 -ce0 -rst0
Circuit name : Multiplier
Module type : dspmult_a
Module Version : 4.9
Ports :
Inputs : Clock, ClkEn, Aclr, DataA[11:0], DataB[11:0]
Outputs : Result[23:0]
I/O buffer : not inserted
EDIF output : Multiplier.edn
Verilog output : Multiplier.v
Verilog template : Multiplier_tmpl.v
Verilog testbench: tb_Multiplier_tmpl.v
Verilog purpose : for synthesis and simulation
Bus notation : big endian
Report output : Multiplier.srp
Element Usage :
AND2 : 6
FADD2B : 58
FD1P3DX : 100
ND2 : 22
MULT2 : 36
Estimated Resource Usage:
LUT : 216
Reg : 100