-
VLSI System Design
- Manipal University
- https://www.linkedin.com/in/parasgidd/
Popular repositories Loading
-
avsdpll_3v3
avsdpll_3v3 PublicThis repository contains simulation files and other relevant files on the On-chip clock multiplier (PLL) (Fclkin—5MHz to 12MHz, Fclkout—40MHZ to 100MHZ at 1.8v)IP worked on in the VSD Online Intern…
-
avsddac_3v3-1
avsddac_3v3-1 PublicForked from neethujohny/avsddac_3v3
This repository contains a detailed description of a 10-bit potentiometric digital-to-analog converter. This work is carried out as a part of VSD Research Internship. The repository consists of all…
-
pg2bitcomp
pg2bitcomp PublicImplementation of Power Gating technique in comparator for Low-power applications.
AGS Script 1
-
avsddac_3v3
avsddac_3v3 PublicForked from xzlashutosh/avsddac_3v3
This repository contains the design and simulation process and results of potentiometric digital to analog converter.
PostScript
-
avsdbgp_3v3
avsdbgp_3v3 PublicForked from avinashbellana/BandgapReference
This repository will maintain simulation files and other relevant files on the Bandgap Reference IP worked on in the EICT IITG - VSD Summer Online Internship 2020
SourcePawn
-
avsdpll_3v3-1
avsdpll_3v3-1 PublicForked from eddygta17/avsdpll_3v3
Analog IP of On-chip clock multiplier (PLL) using the OSU 180nm technology
Verilog
If the problem persists, check the GitHub status page or contact support.