- ClockIn 5MHz to 12.5MHz at 1.8v
- ClockOut 40MHz to 100MHz at 1.8v
- 8x multiplication
Parameter | Description | min | typ | max | Unit | Condition |
---|---|---|---|---|---|---|
VDD | Digital supply voltage | 1.8 | V | T=-40 to 150C | ||
FCLKREF | Reference clock frequency | 5 | 10 | 12.5 | MHz | |
FCLKOUT | Output clock frequency | 41.6 | 79.1 | 99.82 | MHz | PLL mode, T=27C, VDD=1.8 |
DC | Duty Cycle | 50.8 | 52.4 | 53.7 | % | T=-40 to 150C |
TSET | Settling time | 3.8 | 8 | 8 | us | start from EN_CP and report 2 values; one at FCLKOUT=40MHz and one at FCLKOUT=100MHz |
This repository hosts relevant files on the IP.
- Specifications - Specifications provided for the PLL.
- Reports - Reports and presentations.
- Schematic - Schematic of different blocks.
- Layout - Layout of different blocks.
- Misc - Images
- Input Frequency (F_in) = 5MHz
2. Input Frequency (F_in) = 10MHz
Due to the limitaions of OSU180 the chargepump layout was not made.
- Input Frequency (F_in) = 5MHz
2. Input Frequency (F_in) = 10MHz
- Porting this IP to SKY130.
- Improve area efficiency.
- Add biasing current.
- Improve jitter and lock in time.
- Abel Joseph John, B.Tech in ECE, NSS College of Engineering, Palakkad
- Kunal Promode Ghosh, for mentoring and guidance.
- Philipp Gühring, for helping out with tools.
- R. Timothy Edwards, for creating awesome OpenSource tools.
- Prof. R Jacob Baker, for his textbook on CMOS design.